# **Digital SPI** # **Barometric Air Pressure (BAP) Sensor** SM1171-EEG-X-115-000 Barometric Air Pressure (BAP) Sensor #### **FEATURES** - · Fully integrated and compensated pressure sensor - Measurement range of absolute pressure: 40 ... 115 kPa - Full thermal compensation to accuracy ±1.0 kPa - Digital SPI data interface provides measurement, diagnostic, controls, and ID-data - pressure output, 16-bit resolution - temperature output (int. sensor), 16-bit resolution - sensor diagnostics (state-of-health) - power-down control: Sleep Mode selected via SPI - unique device ID - Two 16-bit ADCs for acquisition of pressure and temperature inputs; pressure acquired @ 20 kS/s - Diagnosis of sensor, sensor supply and wiring, and NVM check-sum supervision at power-on - Sleep-mode with low current consumption - Supply voltage 3.3V or 5V in the same device - Large temperature range -40 ... + 125°C ## DESCRIPTION The SM1171-EEG-S-115-000 is an integrated absolute pressure sensor (IAPS) for barometric air pressure measurement (BAP). It includes a piezo-resistive pressure bridge and a signal processing IC, which performs amplification and thermal compensation of the pressure sensor output to provide a linear, thermally stable signal output. The sensor delivers calibrated output data (pressure and temperature) at an SPI interface. The calibrated transfer characteristic maps the nominal input pressure range linear to a defined fraction of the positive digital number range. Also the temperature from an on-chip sensor or diagnosis data can be read via SPI. Sensor specific calibration data, configuration and product ID are stored in an embedded NVM. your distributor AMSYS GmbH & Co.KG An der Fahrt 4, 55124 Mainz, Germany Tel. +49 (0) 6131 469 875 0 info@amsys.de | www.amsys.de +1-(408) 577-0100 / sales@si-micro.com / www.si-micro.com ## 1. Absolute Maximum Ratings Stresses beyond these absolute maximum ratings listed below may cause permanent damage to the device. These are stress ratings only; operation of the device at these or any other conditions beyond those listed in the operational sections of this document is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. All voltages referred to VSS. Currents flowing into terminals are positive, those drawn out of a terminal are negative. | No. | Description | Condition | Symbol | Minimum | Maximum | Units | |-----|------------------------------|------------------------|---------------------|---------|---------|-------| | 1 | Supply Voltage | | VDD | -0.3 | 6 | V | | 2 | Digital IO voltage | | $V_{IO,DIG}$ | -0.3 | VDD+0.3 | V | | 3 | Max. digital IO current (DC) | | I <sub>IO,DIG</sub> | -10 | +10 | mA | | 4 | Ambient pressure | | P <sub>A</sub> | 1 | 600 | kPa | | 5 | Junction Temperature | | T <sub>J</sub> | -40 | 130 | °C | | 6 | Storage temperature | | $T_{STG}$ | -40 | 125 | °C | | 7 | Power dissipation | T <sub>A</sub> ≤ 125°C | P <sub>el</sub> | | 33 | mW | #### 2. ESD | No. | Description | Condition | Symbol | Min. | Тур. | Max. | Units | |-----|-----------------------------------|------------------------------------|--------------------------|------|------|------|-------| | 1 | ESD HBM Protection at all Pins | AEC Q100-002 (HBM) chip level test | V <sub>ESD(HBM)</sub> | -2 | | -2 | kV | | 2 | ESD CDM Protection at all Pins | AEC Q100-011 (CDM) chip level test | V <sub>ESD(CDM)</sub> | -500 | | -500 | V | | 3 | ESD CDM Protection at Corner Pins | AEC Q100-011 (CDM) chip level test | V <sub>ESD(CDM), C</sub> | -750 | | -750 | V | ## 3. Recommended Operating Conditions The recommended operating conditions must not be exceeded in order to ensure proper functionality of the device. All parameters specified in the following sections refer to these recommended operating conditions unless stated otherwise. | No. | Description | Condition | Symbol | Min. | Тур. | Max. | Units | |-----|--------------------------------------------------------|-----------|------------------------|------------------------|------|-----------------------|-------| | 1 | Supply voltage | | $V_{VDD}$ | 3.0 | - | 5.5 | V | | 2 | Low level input voltage at SPI pins<br>NCS, SCK, MOSI | | V <sub>IN,SPI,lo</sub> | -0.3 | | 0.9 | V | | 3 | High level input voltage at SPI pins<br>NCS, SCK, MOSI | | $V_{IN,SPI,hi}$ | 0.8 * V <sub>VDD</sub> | | V <sub>VDD</sub> +0.3 | V | | 4 | Operating Pressure Range | | P <sub>A</sub> | 40 | | 115 | kPa | | 5 | Operating Temperature | ambient | T <sub>A</sub> | -40 | | 125 | °C | ## 4. External Components | No. | Description | Condition | Symbol | Min. | Тур. | Max. | Units | |-----|--------------------------|-----------|------------------|------|------|------|-------| | 1 | Supply bypass capacitor* | | C <sub>VDD</sub> | | 100 | | nF | <sup>\*</sup> Not tested in production Silicon Microstructures, Inc. 2001-2018. All rights reserved DOC # 40DS1103.00 ## 5. Electrical Characteristics ## **5.1 Global Sensor Parameters** | No. | Description | Condition | Symbol | Min. | Тур. | Max. | Units | |-----|------------------------------------------------------|----------------------------------------------------------------------|---------------------|------|------|------|-------| | 1 | Accuracy pressure measurement mid temperature range | T <sub>MID</sub> = 085°C,<br>40 115kPa | $\Delta P_{TMID}$ | -1.0 | | +1.0 | kPa | | 2 | Accuracy pressure measurement low temperature range | T <sub>LOW</sub> = -40°C,<br>40 115kPa | $\Delta P_{TLOW}$ | -2.0 | | +2.0 | kPa | | 3 | Accuracy pressure measurement high temperature range | T <sub>HIGH</sub> = 125°C,<br>40 115kPa | $\Delta P_{THIGH}$ | -2.0 | | +2.0 | kPa | | 4 | Accuracy temperature measurement | -40°C +125°C, referred to ambient T | ΔΤ | -5 | | +5 | °C | | 4 | Power-up time*) | from supply VDD > 3.0V to output settled to 90% of final value | t <sub>UP</sub> | | | 5 | ms | | 5 | Step response time*) | pressure step response; output rising from 10% to 90% of final value | t <sub>RESP</sub> | | | 1 | ms | | 6 | Step response settling time*) | pressure step response; output settling to full accuracy | t <sub>SETTLE</sub> | | | 10 | ms | <sup>\*</sup> Not tested in production ## **5.2 Voltage Supply** | No. | Description | Condition | Symbol | Min. | Тур. | Max. | Units | |-----|-----------------------------------------------|------------------------|---------------------|------|------|------|-------| | 1 | Current consumption | continuous operation | I <sub>VDD</sub> | - | 4.5 | 6.0 | mA | | 2 | Current consumption, sleep-mode <sup>1)</sup> | Pin 4 connected to VSS | I <sub>VDD,SM</sub> | | 10 | 20 | μΑ | | 3 | Power OK reset threshold VDD, rising edge | | V <sub>VDD,TH</sub> | 2.1 | 2.35 | 2.6 | V | | 4 | Power OK reset threshold VDD, falling edge | | $V_{VDD,TL}$ | 1.8 | 2.05 | 2.3 | V | $<sup>^{\</sup>scriptsize 1}$ Device set to sleep mode by digital control command. ## **5.3 SPI Interface** | No. | Description | Condition | Symbol | Min. | Тур. | Max. | Units | |-----|------------------------------------------|------------------------------------------------|-----------------------|------|------|------|-------| | 1 | MISO output low voltage | I <sub>MISO</sub> = 4 mA,<br>VDD = 4.5 5.5 V | V <sub>MISO,L,5</sub> | 0 | | 0.1 | VDD | | 2 | | I <sub>MISO</sub> = 1.5 mA,<br>VDD = 3.0 3.6 V | $V_{MISO,L,3}$ | 0 | | 0.1 | VDD | | 3 | MISO output high voltage | I <sub>MISO</sub> = -4 mA,<br>VDD = 4.5 5.5 V | $V_{\rm MISO,H,5}$ | 0.85 | | 1.0 | VDD | | 4 | | I <sub>MISO</sub> = -1.5 mA, VDD = 3.0 3.6 V | V <sub>MISO,H,3</sub> | 0.85 | | 1.0 | VDD | | 5 | SPI clock frequency*) | | $f_{SCK}$ | | | 10 | MHz | | 6 | SPI clock low time*) | | t <sub>SCKL</sub> | 35 | | | ns | | 7 | SPI clock high time*) | | t <sub>SCKH</sub> | 35 | | | ns | | 8 | Time between two SPI frames*) | | t <sub>NCSW</sub> | 1000 | | | ns | | 9 | MOSI setup time*) | | $t_S$ | 10 | | | ns | | 10 | MOSI hold time*) | | t <sub>H</sub> | 10 | | | ns | | 11 | NCS to MISO drive*) | | t <sub>EN</sub> | | | 40 | ns | | 12 | NCS to MISO high-Z*) | | t <sub>DIS</sub> | | | 40 | ns | | 13 | SCKL to MISO time*) | | $t_SA$ | | | 40 | ns | | 14 | SCK setup time vs. falling edge of NCS*) | | t <sub>FS</sub> | 40 | | | ns | | 15 | SCK hold time vs. falling edge of NCS*) | | t <sub>FH</sub> | 40 | | | ns | | 16 | SCK setup time vs. rising edge of NCS*) | | t <sub>RS</sub> | 40 | | | ns | | 17 | SCK hold time vs. rising edge of NCS*) | | t <sub>RH</sub> | 40 | | | ns | <sup>\*</sup> Not tested in production ## 6. Functional Description ## **6.1 Overview** The SM1171-EEG-X-115-000 is a high precision, factory calibrated absolute pressure sensor for barometric air pressure (BAP) measurement. Pressure output data are available at a digital data interface (SPI). Also temperature measurement data from an integrated temperature sensor and information on the sensor integrity are accessible via this digital interface. #### **6.2 Global Sensor Parameters** #### **6.2.1 Digital Pressure Transfer Function** In general digital output data are available with a word length of 16 bit. The numeric representation is always as 2's complement, which results in a range of: > 0 ... +32767 counts (positive range, or 0000h ... 7FFFh) -32768 ... -1 counts (negative range, or 8000h ... FFFFh) For representation of absolute pressure output only the positive range of values is used. In case of under pressure with pressure falling below the lower definition range, the MSB of the output data can be used as an under-range indicator (showing negative pressure data). The pressure sensor device is calibrated in the end-of-line production test. The linear pressure transfer function is described by the following equation: $$D_p = a_1 * P_A + a_0$$ Sensitivity a<sub>1</sub> and offset a<sub>0</sub> are trimmed during the calibration process to exhibit as low as possible sensitivity to external conditions (temperature). #### 6.2.2 P-range: 40 - 115 kPa Pressure transfer function parameters, digital output: | | Pressure | | Output | Sensitivity / Offset | | | | |------------------|----------------|------------------|----------------|----------------------|--------|------------------------|--| | Symbol | Pressure [kPa] | Symbol | Value [counts] | Symbol | Value | Unit | | | P <sub>A,1</sub> | 40 | D <sub>P,1</sub> | 0 | a <sub>1</sub> | 400 | LSB <sub>16</sub> /kPa | | | P <sub>A,2</sub> | 115 | D <sub>P,2</sub> | 30000 | a <sub>0</sub> | -16000 | LSB <sub>16</sub> | | The positive number range is exploited for regular pressure output data up to the maximum +32767. If the MSB of the 16-bit data word is 1, this indicates negative numbers, which can be used as an indicator for under pressure (pressure below minimum value P<sub>A,1</sub>. Silicon Microstructures, Inc. 2001-2018. All rights reserved Page 6 #### **6.2.3 Pressure Accuracy** The accuracy of the measured pressure output is given in medium temperature range $T_{MID} = 0 \dots 85^{\circ}C$ , low temperature range $T_{LOW} = -40^{\circ}C$ ... 0°C, and high temperature range T<sub>HIGH</sub> = 85°C ... 125°C, respectively. Best accuracy is achieved in the medium temperature range. The accuracy bands are widened linearly towards min. and max. temperatures as shown below: #### **6.2.4 Digital Temperature Transfer Function** An internal temperature sensor measures the chip temperature. The temperature output which can be read via the digital interface is calibrated in Elmos' function test. The temperature characteristic is linear and is described by the following equation: $$D_T = b_1 * T_A + b_0$$ Sensitivity b<sub>1</sub> and offset b<sub>0</sub> are trimmed during the end-of-line calibration. Temperature transfer function parameters: DOC#40DS1103.00 | Te | mperature | Digital | Output | Sensitivity / Offset | | | | |------------------|------------------|----------------------|-----------------|----------------------|-------|-----------|--| | | | Digital | | Sensitivity / Onset | | | | | Symbol | Temperature [°C] | Symbol | Value [counts ] | Symbol | Value | Unit | | | T <sub>A,1</sub> | -50 | D <sub>T,OUT,1</sub> | 0 | $b_1$ | 150 | counts/°C | | | T <sub>A,2</sub> | 150 | D <sub>T,OUT,2</sub> | 30000 | b <sub>0</sub> | 7500 | counts | | The positive number range are exploited up to the maximum +32767. When the MSB is 1, this indicates negative numbers and it can be used as an indicator for temperature below -50 °C (typical). Silicon Microstructures, Inc. 2001-2018. All rights reserved #### 6.3 Voltage Supply The sensor device is supplied from pin VDD (typical 5.0 or 3.3 V). From this supply input several internal voltage regulators are generating stabilized voltage levels for analog and digital circuit sections. The different internal voltages are monitored by power-OK comparator structures. Also a stabilized voltage for the resistive pressure sensor cell is derived from VDD. The digital data interface allows to set it into Sleep Mode using a specific command (Enter Sleep Mode), which ensures very low consumption I<sub>VDD SM</sub>. Of course, in Sleep Mode no pressure data are acquired. For the SPI command to send the sensor into Sleep Mode see 6.5.2. To wake-up the sensor to normal operation, the clock input SCK shall be toggled while NCS is pulled low. #### 6.4 Diagnosis Functions #### **6.4.1 Sensor Bridge Diagnostics** Internal errors of the pressure sensor shall be detected and indicated at the signal output of the component. #### **Bridge Diagnostics** An integrated bridge diagnostic circuit supervises the resistive pressure sensor cell to detect any of the faults as follows: - · Sensor faults: - Short of any of the four bridge resistors of the pressure cell - Interruption of any of the four of bridge resistors - Wiring faults: - Open connection of any of the bridge supply or signal inputs SVDD, SVSS, SIP, or SIN - Wrong connection of any sensor bridge terminal SIP or SIN to either SVDD or SVSS For bridge diagnostics the signal input path pins SIP and SIN are pulled to ground with two matched low current sinks, which are active permanently (true background diagnostics). The voltage levels of the two signal path inputs (SIP and SIN) are monitored by two window comparators with detection thresholds of the low and high comparators at 25% SVDD and 75% SVDD, respectively. The comparator outputs are combined in a logic (OR) and fed to a debouncing low pass filter. In case of an error the bridge check fail event is indicated by setting the bit bc\_fail in the internal STATUS register. #### **Bridge Supply Diagnostics** Another comparator function checks if the supply to the sensor bridge is in its specified range. Here, in case of a supply error the bit bs\_fail in the STATUS register will be set. #### **Error indication** DOC # 40DS1103.00 The diagnosis bits bc fail and bs fail in the STATUS register (see 6.6) can be read via the digital SPI interface. #### **6.4.2 Configuration Memory Check** The integrity of data stored in the embedded NVM used as the configuration memory (calibration parameters, device configuration, device ID, etc.) is checked at power-up of the component by calculation of a check sum (CRC). If a check sum error is detected no reliable pressure calculation is possible. Therefore, the sensor remains in idle state, i.e. no pressure data transferred to the output registers DSP\_T and DSP\_S. In this case the bits STATUS.dsp\_s\_up and dsp\_t\_up will never be set. In case of a failed CRC of the configuration memory (NVM) will not allow any communication via SPI with the device. Additionally, the data output MISO will remain at hi-7. rights reserved +1-(408) 577-0100 / sales@si-micro.com / www.si-micro.com #### 6.5 SPI Interface The SM1171 features an SPI slave interface. This interface provides direct access to registers of the memory of the IAP sensor. An external SPI master (e.g. a µC) can read and write memory addresses (registers) of the device using the following commands: Random write: Writes data to consecutive memory addresses of the device starting at the specified memory address. Random read: Reads data from consecutive memory addresses of the device starting at the specified memory address. All read/writes must start at word aligned addresses (i.e. LSB of memory address equals 0) and read/write an even number of bytes. SPI Interface Timing Diagram: #### 6.5.1 SPI Command Format The SPI interface supports two command formats, without (6.5.1-1) and with CRC protection (6.5.1-2), respectively. The NCS frames every command, i.e. the frame starts when NCS is reset (= 0) and the frame ends when NCS is disabled (= 1). The memory address field sets the byte address of the first memory location to be read or written. Only 16-bit word aligned read / writes commands are supported, accordingly the LSB of the memory address field is not part of the frame. The LSB of the first byte is used to indicate read or write. The read / write data is transferred MSB first, high byte before low byte. The MSB (bit[7]) of the second byte sent by the master specifies if the transmitted data are in a frame without CRC (bit[7] = 0) or with CRC The length field (bits[6:4]) specifies the number of 16 bit data words to transfer decremented by 1, i.e. a value of 0001 corresponds two 16 bit words. All frames must transfer an even number of bytes. Maximum length for CRC protected read/write frames is 16/4 bytes; for unprotected frames the length is unlimited. Silicon Microstructures, Inc. 2001-2018. All rights reserved The CRC4 and CRC8 for redundancy checks are computed in the same bit and byte order as the transmission over the bus. The polynomials utilized are: CRC4 polynomial: 0x03; initialization value: 0x0F CRC8 polynomial: 0xD5; initialization value: 0xFF If a CRC error occurs, then the event bit com\_crc\_error in the STATUS register will be set #### 6.5.1-1 Read/ Write without CRC: | | ory address<br>A0[7:1] | rw<br>1 | 0 | length-1 in<br>words[6:4] | 0<br>[3:0] | * | * | |-------|------------------------|---------|-----|---------------------------|------------|-------------------------|-------------| | | 0 | | 9.— | STATUS[7 | 7:01 | read data | read data | | | | | | O IATOO[/ | .0] | D[A0] [15:8] | D[A0] [7:0] | | write | | | | SIATOO | .01 | D[A0] [15:8] | D[A0] [7:0] | | | ory address | rw | | length-1 in | 0 | D[A0] [15:8] write data | D[A0] [7:0] | #### 6.5.1-2 Read/ Write with CRC: DOC#40DS1103.00 Silicon Microstructures, Inc. 2001-2018. All rights reserved #### **6.5.2 SPI Command Examples** The following examples of SPI Read and Write sequences are referring to the protocols without and with CRC protection as described in the section above and the register definitions in 6.6. Exemplary C-code is available for all commands. The next command sequence describes an unprotected Read command (without CRC) of 3 subsequent 16-bit words starting at memory address 0x2E. This will read the corrected IC temperature, corrected pressure signal, and (synchronized) status bits of the sensor. #### Random Read: | Byte # | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |-----------------|------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------|------------------|---------------------------------|------------------|-------------------------------------------|----------------------------| | MOSI | 0x2F | 0x20 | dc: don't care | dc | dc | dc | dc | dc | | MOSI<br>comment | = memory addr.<br>2E + 1<br>with LSB = 1 for<br>Read | [b7:b0] = 00100000 MSB=0: without CRC [b6:b4] = length-1 3 data words [b3:b0]: must be 0 | <i>dc</i> : ignored by device | | | | | | | MISO | 0x00 | 0x1E | 0x7D | 0xF2 | 0x82 | OxEA | 0x00 | 0x1E | | MISO comment | | STATUS_<br>SYNC<br>[b7:b0] | DSP_T<br>[b15:b8]<br>(ad. 0x2E) | DSP_T<br>[b7:b0] | DSP_S<br>[b15:b8]<br>(ad. 0x30) | DSP_S<br>[b7:b0] | STATUS_<br>SYNC<br>[b15:b8]<br>(ad. 0x32) | STATUS_<br>SYNC<br>[b7:b0] | The following sequence writes one 16-bit word to address 0x22. This will copy 0x6C32 into the command register CMD to move the component to Sleep Mode. #### Random Write: | Byte # | 0 | | 2 | 3 | |--------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------|---------------------| | MOSI | 0x22 | 0x00 | 0x6C | 0x32 | | MOSI comment | memory address with<br>LSB = 0 for <i>Write</i> | [b7:b0] = 00000000<br>MSB=0: without CRC<br>[b6:b4] = length-1<br>1 data word<br>[b3:b0]: must be 0 | written to CMD[15:8] | written to CMD[7:0] | | MISO | 0x00 | 0x1E | dc: don't care | dc | | MISO comment | | STATUS_<br>SYNC<br>[b7:b0] | dc: ignored by device | | Silicon Microstructures, Inc. 2001-2018. All rights reserved +1-(408) 577-0100 / sales@si-micro.com / www.si-micro.com ## SM1171-EEG-X-115-000 The following command sequence describes a CRC protected Read command of 3 subsequent 16-bit words starting at memory address 0x2E to read the corrected IC temperature, corrected pressure signal, and (synchronized) status bits of the sensor. Random Read - protected by CRC: | Byte # | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | |--------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------|------------------|---------------------------------|------------------|-------------------------------------------|----------------------------|------------------| | MOSI | 0x2F | 0xAC | dc: don't<br>care | dc | dc | dc | dc | dc | dc | | MOSI comment | = memory<br>addr. 2E +<br>1 with LSB<br>= 1 for<br>Read | [b7:b0] =<br>10101100<br>MSB=1:<br>with CRC<br>[b6:b4] =<br>length-1<br>3 data<br>words<br>[b3:b0]:<br>CRC4 | dc:<br>ignored by<br>device | | | | | | | | MISO | 0x00 | 0x1E | 0x7D | 0xF2 | 0x82 | 0xEA | 0x00 | 0x1E | 0x28 | | MISO comment | | STATUS_<br>SYNC<br>[b7:b0] | DSP_T<br>[b15:b8]<br>(ad. 0x2E) | DSP_T<br>[b7:b0] | DSP_S<br>[b15:b8]<br>(ad. 0x30) | DSP_S<br>[b7:b0] | STATUS_<br>SYNC<br>[b15:b8]<br>(ad. 0x32) | STATUS_<br>SYNC<br>[b7:b0] | CRC8<br>(calc'd) | The next example describes a Write of one 16-bit word (contents 0xCF9E) with CRC protection to address 0x36 to clear events in the STATUS register. Random Write - protected with CRC: Silicon Microstructures, Inc. 2001-2018. All rights reserved | Byte # | 0 | | 2 | 3 | | |--------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------|------------------| | MOSI | 0x36 | 0x8E | 0xCF | 0x9E | 0x3E | | MOSI comment | memory address<br>with<br>LSB = 0 for <i>Write</i> | [b7:b0] =<br>10001110<br>MSB=1: with CRC<br>[b6:b4] = length-<br>1<br>1 data word<br>[b3:b0]: CRC4 | written to<br>STATUS[15:8]<br>(after CRC8) | written to<br>STATUS[7:0]<br>(after CRC8) | CRC8<br>(calc'd) | | MISO | 0x00 | 0x1E | dc: don't care | dc | dc | | MISO comment | | STATUS_<br>SYNC<br>[b7:b0] | <i>dc</i> : ignored by device | | | #### 6.6 Register Descriptions Register Read or Write are performed via the digital communication interface. After power-up of the IC all registers except STATUS and CMD are write protected. #### Command register: | 0x22 | CMD | | | | |------|------|---------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | bits | name | default | rw | description | | 15:0 | cmd | 0 | w | Writing to this register controls the state of the BAP device. 0x6C32: SLEEP Mode Initiate the power state SLEEP, powering down the ASIC 0xB169: RESET Performs a reset. After reset the power-up sequence will be executed, i.e. the registers are loaded with data from the configuration memory, also a CRC check is performed. | ## Temperature register: | 0x2E | DSP_T | | | | |------|-------|---------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------| | bits | name | default | rw | description | | 15:0 | dsp_t | | r | Corrected temperature measurement value of the sensor. Whenever this register is updated with a new measurement the STATUS.dsp_t_up event bit is set. | #### Pressure register: | 0x30 | DSP_S | | | | |------|-------|---------|----|----------------------------------------------------------------------------------------------------------------------------------------------------| | bits | name | default | rw | description | | 15:0 | dsp_s | | r | corrected pressure measurement value of the sensor. Whenever this register is updated with a new measurement the STATUS.dsp_s_up event bit is set. | The registers DSP\_T and DSP\_S contain invalid data after power-up until the first temperature and pressure values have been measured by the device and transferred to these registers. In case a NVM CRC error occurred, the DSP\_T and DSP\_S registers would never be updated. Thus, after power up it is necessary to wait until the STATUS.dsp\_s\_up and dsp\_t\_up bits have been set at least once before using the temperature or pressure data. It is not sufficient to wait just for a fixed time delay. Silicon Microstructures, Inc. 2001-2018. All rights reserved Page 13 #### Status register - synchronized: | 0x32 | STATUS_SYNC | | | | | |------|---------------|---------|----|--------|---------------------------------------------------| | bits | name | default | rw | type | description | | 0 | idle | 0 | rw | status | STATUS.idle | | 1 | - reserved - | 0 | rw | event | reserved | | 2 | - reserved - | 0 | rw | event | reserved | | 3 | dsp_s_up | 0 | rw | event | when DSP_S is read STATUS.dsp_s_up is copied here | | 4 | dsp_t_up | 0 | rw | event | when DSP_T is read STATUS.dsp_t_up is copied here | | 5 | - reserved - | 0 | rw | status | reserved | | 6 | - reserved - | 0 | rw | status | reserved | | 7 | bs_fail | 0 | rw | event | STATUS.bs_fail | | 8 | bc_fail | 0 | rw | event | STATUS.bc_fail | | 9 | - reserved - | 0 | rw | event | reserved | | 10 | dsp_sat | 0 | rw | status | STATUS.dsp_sat | | 11 | com_crc_error | 0 | rw | event | STATUS.com_crc_error | | 12 | - reserved - | 0 | rw | status | reserved | | 13 | - reserved - | 0 | rw | status | reserved | | 14 | dsp_s_missed | 0 | rw | event | STATUS.dsp_s_missed | | 15 | dsp_t_missed | 0 | rw | event | STATUS.dsp_t_missed | The bits STATUS\_SYNC[15:5,0] are identical to the bits STATUS[15:5,0]. The bits STATUS\_SYNC[4:3] are copied from the STATUS register when the corresponding DSP registers are read. First reading the DSP registers and then STATUS\_SYNC ensures that both values are consistent to each other. The synchronized status STATUS\_SYNC register can be used to continuously poll the pressure, temperature and status of the device with a single read command by reading three 16 bit words starting at address 0x2E. By evaluating STATUS\_SYNC.dsp\_t\_up and STATUS\_SYNC.dsp\_s\_up it can be determined if the values in DSP\_T and DSP\_S acquired during the same read contain recently updated temperature or pressure values. #### Status register: | 0x36 | STATUS | | | | | |------|--------------|---------|----|-------------------|-----------------------------------------------------------------| | bits | name | default | rw | type <sup>1</sup> | description | | 0 | idle | 0 | rw | status | 0: chip in busy state<br>1: chip in idle state | | 1 | - reserved - | 0 | rw | event | reserved | | 2 | - reserved - | 0 | rw | event | reserved | | 3 | dsp_s_up | 0 | rw | event | 1: DSP_S register has been updated. Cleared when DSP_S is read | | 4 | dsp_t_up | 0 | rw | event | 1: DSP_T register has been updated. Cleared when DSP_T is read. | | 5 | - reserved - | 0 | rw | status | reserved | | 6 | - reserved - | 0 | rw | status | reserved | | 7 | bs_fail | 0 | rw | event | 1: bridge supply failure occurred | | 8 | bc_fail | 0 | rw | event | 1: sensor bridge check failure occurred | | 9 | - reserved - | 0 | rw | event | reserved | | 0x36 | STATUS | | | | | |------|---------------|---------|----|-------------------|-----------------------------------------------------------------------------------------------------| | bits | name | default | rw | type <sup>1</sup> | description | | 10 | dsp_sat | 0 | rw | status | 1: a DSP computation leading to the current DSP_T or DSP_S values was saturated to prevent overflow | | 11 | com_crc_error | 0 | rw | event | 1: communication CRC error | | 12 | - reserved - | 0 | rw | status | reserved | | 13 | - reserved - | 0 | rw | status | reserved | | 14 | dsp_s_missed | 0 | rw | event | 1: dsp_s_up was 1 when DSP_S updated | | 15 | dsp_t_missed | 0 | rw | event | 1: dsp_t_up was 1 when DSP_T updated | 1) - "Event" type flags remain set until cleared by writing '1' to the respective bit position in STATUS register (not STATUS\_SYNC). Writing OxFFFF to the STATUS register will clear all event bits. - "Status" type flag represents a condition of a hardware module of the IC and persists until the condition has disappeared. ## Serial Number register 0: | 0x50 | SER0 | | | | |------|------|---------|----|----------------------------------| | bits | name | default | rw | description | | 15:0 | ser0 | | r | Serial number of the IC, Lo-Word | 1 ## Serial Number register 1: | 0x50 | SER1 | | | | |------|------|---------|----|----------------------------------| | bits | name | default | rw | description | | 15:0 | ser1 | | r | Serial number of the IC, Hi-Word | ## 7. Package Reference The SM1171-EEG-X-115-000 is available in a Pb free, RoHs compliant, 8-pin SO plastic package according to JEDEC MO-012-F, variant AA. The package is classified to Moisture Sensitivity Level 3 (MSL 3) according to JEDEC J-STD-020E with a soldering peak temperature of 260°C. **Note:** Thermal resistance junction to ambient $R_{th,ja}$ is 160 °C/W, based on JEDEC standard JESD-51. ## Package Outline: Note: Contact factory for specific location and type of pin 1 identification. ## Package Characteristics: | Description | Symbol | Unit | Min. | Тур. | Max. | |-----------------------------------------------|--------|------|------|----------|------| | Package height | А | mm | | 2.79 | | | Stand off | A1 | mm | | 0.19 | | | Width of terminal leads | b | mm | | 0.41 | | | Thickness of terminal leads | С | mm | | 0.20 Ref | | | Length of terminal for soldering to substrate | L | mm | | 0.76 | | | Angle of lead mounting area | Θ | ۰ | 0 | - | 8 | | Lead pitch | е | mm | | 1.27 BSC | | | Package length | D | mm | | 4.95 | | | Package total width | Е | mm | | 6.00 | | | Package body width | E1 | mm | | 3.95 | | Silicon Microstructures, Inc. 2001-2018. All rights reserved +1-(408) 577-0100 / sales@si-micro.com / www.si-micro.com | Description | Symbol | Unit | Min. | Тур. | Max. | |-----------------------------------------------|---------|------|------|----------|------| | Thickness of the lid | A4 | mm | | 0.83 Ref | | | Length of lid | D3 | mm | | 4.80 | | | Width of lid | E2 | mm | | 3.80 | | | Off center position, longitudinal, inlet hole | D1 / D2 | mm | | 1.00 | | | Off center position, lateral, inlet hole | E3 / E4 | mm | | 0.49 | | ## Pin Configuration #### **Pin Description** DOC # 40DS1103.00 | Pin | | Туре | Description | | | | | |-----|--------|------|-----------------------------------|--|--|--|--| | 1 | VSS | S | Ground (Negative device supply) | | | | | | 2 | VDD | S | Supply voltage | | | | | | 3 | NCS | D_I | SPI chip select (active low) | | | | | | 4 | resvd. | - | reserved, connect to VSS (on PCB) | | | | | | 5 | SCK | D_I | SPI clock input | | | | | | 6 | MISO | D_O | SPI data output | | | | | | 7 | MOSI | D_I | SPI data input | | | | | | 8 | resvd. | - | reserved, connect to VSS (on PCB) | | | | | **Note:** D = Digital, S = Supply, I = Input, O = Output +1-(408) 577-0100 / sales@si-micro.com / www.si-micro.com Page 17 Silicon Microstructures, Inc. 2001-2018. All rights reserved ## **Ordering Information** | Order Code | Minimum<br>Pressure Range | Positive<br>Pressure Range | Pressure Type | Supply Voltage | Port<br>Configuration | Shipping<br>Method | |----------------------|---------------------------|----------------------------|---------------|----------------|-----------------------|--------------------| | SM1171-EEG-S-115-000 | 40 kPa | 115 kPa | Absolute | 3.3 V | Dual Hole | Stick | | SM1171-EEG-T-115-000 | | | | | | Tape & Reel | | SM1171-EEG-S-115-001 | | | | 5 V | | Stick | | SM1171-EEG-T-115-001 | | | | | | Tape & Reel | # Part Number Legend your distributor AMSYS GmbH & Co.KG An der Fahrt 4, 55124 Mainz, Germany Tel. +49 (0) 6131 469 875 0 info@amsys.de | www.amsys.de Silicon Microstructures, Inc. 2001-2018. All rights reserved +1-(408) 577-0100 / sales@si-micro.com / www.si-micro.com ## Silicon Microstructures Warranty and Disclaimer: Silicon Microstructures, Inc. reserves the right to make changes without further notice to any products herein and to amend the contents of this data sheet at any time and at its sole discretion. Information in this document is provided solely to enable software and system implementers to use Silicon Microstructures, Inc. products and/or services. No express or implied copyright licenses are granted hereunder to design or fabricate any silicon-based microstructures based on the information in this document. Silicon Microstructures, Inc. makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Microstructures, Inc. assume any liability arising out of the application or use of any product or silicon-based microstructure, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Silicon Microstructure's data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Silicon Microstructures, Inc. does not convey any license under its patent rights nor the rights of others. Silicon Microstructures, Inc. makes no representation that the circuits are free of patent infringement. Silicon Microstructures, Inc. products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Silicon Microstructures, Inc. product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Microstructures, Inc. products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Microstructures, Inc. and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Silicon Microstructures, Inc. was negligent regarding the design or manufacture of the part. Silicon Microstructures, Inc. warrants goods of its manufacture as being free of defective materials and faulty workmanship. Silicon Microstructures, Inc. standard product warranty applies unless agreed to otherwise by Silicon Microstructures, Inc. in writing; please refer to your order acknowledgement or contact Silicon Microstructures, Inc. directly for specific warranty details. If warranted goods are returned to Silicon Microstructures, Inc. during the period of coverage, Silicon Microstructures, Inc. will repair or replace, at its option, without charge those items it finds defective. The foregoing is buyer's sole remedy and is in lieu of all warranties, expressed or implied, including those of merchantability and fitness for a particular purpose. In no event shall Silicon Microstructures, Inc. be liable for consequential, special, or indirect damages. While Silicon Microstructures, Inc. provides application assistance personally, through its literature and the Silicon Microstructures, Inc. website, it is up to the customer to determine the suitability of the product for its specific application. The information supplied by Silicon Microstructures, Inc. is believed to be accurate and reliable as of this printing. However, Silicon Microstructures, Inc. assumes no responsibility for its use. Silicon Microstructures, Inc. assumes no responsibility for any inaccuracies and/or errors in this publication and reserves the right to make changes without further notice to any products or specifications herein Silicon Microstructures, Inc.TM and the Silicon Microstructures, Inc. logo are trademarks of Silicon Microstructures, Inc. All other service or product names are the property of their respective owners. © Silicon Microstructures, Inc. 2001–2018. All rights reserved.